The agileDSCL is a compact Digital Standard Cell Library customizable for specific foundries and processes, and optimized for low-power, ultra-low-leakage, high-density or high-speed applications. It provides a selection of standard cells with functionalities essential to implement digital designs, with an additional power management library to support the implementation of low-power designs.
Agile Analog designs are based on tried and tested architectures to ensure reliability and functionality. Our design methodology is programmatic, systematic and repeatable leading to analog IP that is more verifiable, more robust and more reliable. Our methodology also allows us to quickly re-target our IP to different process options. We support all the major foundries including TSMC, GlobalFoundries, Samsung Foundry and SMIC as well as other IC foundries and manufacturers.
Compact standard cell library targeting a wide range of foundries and processes • Customized for low-power, and ultra-low-leakage, applications with choices of: Multiple VT and channel length • Thick-oxide based cells • Various track heights • Power management library for low-power designs • Timing models for customizable range of PVT • High quality library with class-leading validation and models compatible with industry standard tools
Customization: Agile Analog’s Composa tool enables efficient creation of libraries for specific foundries, processes, and cell architectures • Models can be generated at custom PVT corners on request: Cell design can be optimized for Power, Performance, or Area (PPA) • Flexible support for multiple applications: Thick-oxide standard cells • Always-on domains • Near VT standard cells
Take a look at this selection of Agile Analog product and marketing related information. These press releases offer some interesting insights into our industry collaborations and product development work.